Solid-State Electronics, Vol.84, 28-37, 2013
Quasi-double gate regime to boost UTBB SO MOSFET performance in analog and sleep transistor applications
This paper investigates both electrostatic control improvement and performance enhancement of UTBB SO1 MOSFETs obtained in quasi-double-gate (QDG) regime (i.e. simultaneously biasing top- and back-gate (substrate or ground plane) as V-bg= k V-g) as a strong function of k-multiplication factor, when compared to a standard single-gate mode. Improved performance (in terms of transconductance, drive current and early voltage) in QDG mode combined with lowered DIBL and enhanced gain are of interest for high-precision low-frequency analog applications. QDG mode is demonstrated to allow threshold voltage tuning, subthreshold swing reduction and on-current enhancement without off-state current degradation, thus of interest for digital applications. The unique feature of QDG mode is finally exploited to boost the performances of the sleep transistor in the practical use case of a power-gated processor. About 30% reduction of the leakage in stand-by mode is achieved at nominal V-g with a V-bg of 3 V, which can be generated at marginal area/power overheads with an on-chip charge pump with an architecture proposed in this paper. (C) 2013 Elsevier Ltd. All rights reserved.
Keywords:Ultra-thin body FD SOI MOSFETs;Ultra-thin BOX;Analog figures of merit;Digital figures of merit;Quasi double gate mode;Power gating