화학공학소재연구정보센터
Solid-State Electronics, Vol.113, 2-8, 2015
FDSOI bottom MOSFETs stability versus top transistor thermal budget featuring 3D monolithic integration
To set up specification for 3D monolithic integration, for the first time, the thermal stability of state-of-the-art FDSOI (Fully Depleted SOI) transistors electrical performance is quantified. Post fabrication annealings are performed on FDSOI transistors to mimic the thermal budget associated to top layer processing. Degradation of the suicide for thermal treatments beyond 400 degrees C is identified as the main responsible for performance degradation for PMOS devices. For the NMOS transistors, arsenic (As) and phosphorus (P) dopants deactivation adds up to this effect. By optimizing both the n-type extension implantations and the bottom suicide process, thermal stability of FDSOI can be extended to allow relaxing upwards the thermal budget authorized for top transistors processing. (C) 2015 Elsevier Ltd. All rights reserved.